# 10 Gbps, 530 fJ/b optical transceiver circuits in 40 nm CMOS

Frankie Liu, Dinesh Patil<sup>3</sup>, Jon Lexau, Philip Amberg, Michael Dayringer, Jon Gainsley, Hesam Fathi

Moghadam, Xuezhe Zheng<sup>1</sup>, John E. Cunningham<sup>1</sup>, Ashok V. Krishnamoorthy<sup>1</sup>, Elad Alon<sup>2</sup>, and Ron Ho Oracle Labs, Menlo Park, CA; <sup>1</sup>Oracle Labs, San Diego, CA; <sup>2</sup>UC-Berkeley, CA; <sup>3</sup>Now with Rambus, Sunnyvale, CA

ron.ho@oracle.com

This paper describes 10 Gbps optical modulator and receiver circuits designed for high energy efficiency in a 40 nm process. The transmitter consumes 135 fJ/b when bonded to an external silicon photonic ring modulator. The receiver, at -15 dBm sensitivity, consumes 395 fJ/b when bonded to an external photodiode.

## Introduction

As silicon nano-photonic links continue to improve in both energy efficiency and areal density, they represent new opportunities for system designers. For example, silicon photonics could connect together VLSI chips on an opticallyenabled silicon wafer substrate, creating a densely coupled high-performance processing and memory platform [1].

Here we present work on circuits for silicon photonic links. In our systems, we bond VLSI chips using fine-pitch solder to silicon photonic chips [2]. This "hybrid" approach, using 1.5  $\mu$ m external lasers, obviates the need to integrate optical devices into a CMOS logic foundry, and allows the circuits to be built in a suitably advanced process technology.

### Transmitter

To a driver, silicon photonic ring modulators present a reverse-biased diode capacitive load, and require 2 V of swing to achieve a sufficient extinction ratio. Figure 1 shows the parasitics for a 12  $\mu$ m radius oval ring driven by a cascoded driver circuit [3], which uses a capacitor and keeper (with adjustable supplies) to copy the data stream with a +1 V shift. Pulse generators (as in [4]) limit overvoltage stress on the output devices. Figure 2 shows a measured optical eye for 10 Gbps PRBS data. No errors were observed in over 10<sup>13</sup> bits sent, and measured power (excluding tuning) was 1.35 mW.

The resonant rings, with a measured Q > 10K at 1.5  $\mu$ m, are highly sensitive to process and temperature variability. To compensate for these effects, the transmitter includes a thermal tuner that drives a fixed 0-4 mA current into a 400  $\Omega$ metal resistor on the optical chip (anticipated required current is < 0.5 mA). The tuner uses a 12-b DAC to adjust the tuning current: four bits divide the 4 mA current into sixteen steps of 0.25 mA each, and an 8-b sigma-delta converter running at 300 MHz dithers between two consecutive current steps. Figure 3 shows measured output current, leading to several hundred pico-meters of measured resonance wavelength shift.

### Receiver

Figure 4 shows a photodiode driving a trans-impedance amplifier (TIA), whose output voltage is sliced using two interleaved clocked StrongArm sense-amplifiers, each running at 5 Gbps. A DLL based on current-starved inverters places the sense-amplifier clock in the middle of the TIA output data eye. The sense-amplifier outputs feed a one-bit FIFO/phase buffer that synchronizes them to a system datapath clock. *DACs*: The receiver uses four 8-bit resistor ladder DACs to define critical voltages: two set the voltage references for the sense-amplifiers; one sets the DLL delay; and one shunts an average signal current from the single-ended photodiode current, thus setting the TIA bias to its nominal zero input high gain state. A digital finite state machine (FSM) adjusts each of the DACs periodically. Two separate supply regulators provide 1 V from a 1.3 V supply to the TIA, DACs, and DLL with 18 dB worst-case noise rejection, and help to isolate the single-ended TIA from any power supply noise.

*TIA*: Allowing for a combined photodiode and hybrid bond capacitance of 60 fF (worst-case), and assuming a photodiode responsivity of 0.7 A/W, the three-stage inverter-based TIA (Figure 5, [5]) is designed for a trans-impedance gain of 4 k $\Omega$ , a 7 GHz bandwidth, and is sized to achieve a BER of 10<sup>-12</sup>.

*Calibration*: All links are calibrated simultaneously through a global "re-calibrate" signal, leveraging the compact and mesochronous nature of the total system [6]. The calibration FSM consists of an adder and four 8-bit registers, each driving one DAC. During calibration, all transmitters send a 0101... clock pattern, and the receiver goes through four steps:

- 1. Disconnect photodiode from TIA, so TIA output sits at its nominal high-gain bias (at zero input current). Adjust voltage reference DACs to minimize sense-amps offsets.
- 2. Reconnect photodiode; average the TIA output through a *RC* filter. Using the RX comparators, set input shunt to pull the average current from the TIA input, thus driving the TIA output back to its nominal high-gain bias.
- 3. Remove low-pass *RC* filter and adjust DLL delay: first, shift sense-amp clock into quadrature, and gradually increase DLL delay until output dithers, signaling the transition edge. Remove the clock quadrature shift.
- 4. Selectively insert a latch in the 1-bit FIFO to synchronize the DLL clock with the system datapath clock.

This four-step calibration avoids the power, bandwidth, and latency overhead of encodings such as 8b10b. The calibration runs every 1 ms, and presents less than 1% overhead.

*Isolation switch*: Using a simple MOS switch for step 1 above would severely degrade operational bandwidth due to its high on-resistance. Instead we employ a three device switch shown in Figure 5. During calibration, a small Mp1 closes the feedback loop. In normal operation, Mn1 and Mn3 form the TIA feedback resistance and enclose the on-resistance of Mn2. This adds a high frequency input pole to the amplifier, and produces slight peaking at the first stage output due to increased feedback phase shift.

*RC filter*: A mux (Figure 5) allows TIA output averaging for step 2. The chosen *RC* value attenuates ripple >20 dB at 5 GHz and allows settling in one calibration clock period. The mux on-resistance negligibly affects the bandwidth, as the TIA output pole is not dominant. However, the limited ability of the NMOS switches to pass high voltages slightly hinders the TIA bias calibration by injecting a small voltage offset.

Figure 6 shows the eye diagram at the TIA output, when

Supported by the U.S. Defense Advanced Research Projects Agency under HR0011-08-09-0001. The views, opinions, and/or findings contained in this paper are those of the authors and should not be interpreted as representing the official views or policies, either expressed or implied, of the Defense Advanced Research Projects Agency or the Department of Defense. Approved for public release, distribution unlimited.

using a photodiode that produced a signal at -15 dBm with a 10 dB extinction ratio. Because the TIA output is not accessible from test equipment, this eye diagram used the sense-amp reference input to sweep voltage, and the DLL settings to sweep time. The TIA, DLL and DACs together consume 2.53 mA from a 1.25 V supply regulated to 0.95 V. The sense-amps and FIFO phase buffer added another 0.8 mA from a 1.0 V supply, resulting in a total receiver power of 3.95 mW. For these measurements, the receiver was bonded to a evanescently coupled Ge-PIN waveguide photodetector, using epitaxial Ge grown atop a silicon waveguide [2].

### References

- Krishnamoorthy et al., "Computer systems based on silicon [1] photonic interconnect," Proc. IEEE 97:7, pp. 1337-61, July '09. Zheng *et al.*, "Ultra-efficient 10Gb/s hybrid integrated silicon
- [2] photonic transmitter and receiver," Optics Express, submitted.
- Woodward et al., "Modulator-driver circuits for optoelectronic [3] VLSI," IEEE Photonics Tech. Letters 9:6, pp. 839-41, June '97.
- [4] Palermo et al., "High-speed transmitters in 90nm CMOS for
- high-density optics," ESSCIRC, pp. 508-11, Sept. '06. Ingels et al., "A 1-Gb/s, 0.7-µm CMOS optical receiver w/ full [5] rail-to-rail output swing," IEEE JSSC 34:7, pp. 971–7, Jul. '99.
- Ho *et al.*, "Optical interconnect for high-end computer systems," IEEE D&T of Computers 27:4, pp. 10-19, Aug. '10. [6] Ho et al.,



Figure 1: Driver with modulator load



Figure 2: Measured eye diagram (left), hybrid bonded chips (right)





Figure 3: Measured tuning current into 400  $\Omega$  versus control code

calib1

Figure 4: Block diagram of receiver bonded to photodiode. Four 8b DACs and a finite state machine (not shown) control the two calibration controls ( $s_1$  and  $s_2$ ), the two sense-amp reference voltages ( $v_{ref1}$  and  $v_{ref2}$ ), the DLL delay ( $v_{ctrl}$ ), and the TIA bias ( $v_{bias}$ )



calib2 Mn: 🛛 out d[Mp1 Mn1 Mn5 calib2 in 🗖 Mn6 l Mn7 Isolation switch 3-stage TIA RC filter

Figure 5: Detail of isolation switch, TIA, and RC filter

Figure 6: Measured eye opening after TIA